Cypress Semiconductor CY23EP05SXC-1 PLL Clock Buffer 8-Pin SOIC

Technical data sheets
Legislation and Compliance
RoHS Certificate of Compliance
Product Details

The CY23EP05 is a 2.5 V or 3.3 V zero delay buffer designed to distribute low-jitter high-speed clocks and is available in a 8-pin SOIC package. It accepts one reference input, and drives out five low-skew clocks. The -1H version operates up to 220 (200) MHz frequencies at 3.3 V (2.5 V), and has a higher drive strength than the -1 devices. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. The CY23EP05 PLL enters a power-down mode when there are no rising edges on the REF input (< ∼2 MHz). In this state, the outputs are three-stated and the PLL is turned off, resulting in less than 25 μA of current draw. The CY23EP05 is available in different configurations. The CY23EP05-1 is the base part. The CY23EP05-1H is the high-drive version of the -1, and its rise and fall times are much faster than the -1. These parts are not intended for 5 V input-tolerant applications.

Attribute Value
Number of Elements per Chip 1
Maximum Supply Current 30 mA, 45 mA
Maximum Input Frequency 220MHz
Mounting Type Surface Mount
Package Type SOIC
Pin Count 8
Dimensions 4.97 x 3.98 x 1.47mm
Length 4.97mm
Width 3.98mm
Height 1.47mm
Maximum Operating Supply Voltage 3.6 V
Maximum Operating Temperature +70 °C
Maximum Output Frequency 220MHz
Minimum Operating Supply Voltage 3 V
Minimum Operating Temperature 0 °C
Minimum Output Frequency 10MHz
76 In stock for delivery within 2 working days
Unit of sale: Each (Supplied in a Tube)
(exc. VAT)
(inc. VAT)
Per unit
10 - 24
25 - 49
50 +
Packaging Options: