Infineon, 32 bit ARM Cortex M0 Microcontroller, 24 MHz, 128kB FLASH, 64-Pin TQFP

Bulk discount available

Subtotal (1 tray of 90 units)*

€438.30

(exc. VAT)

€539.10

(inc. VAT)

Add to Basket
Select or type quantity
Temporarily out of stock
  • Shipping from 16 December 2026
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units
Per unit
Per Tray*
90 - 90€4.87€438.30
180 - 360€4.641€417.69
450 +€4.48€403.20

*price indicative

RS Stock No.:
176-8942
Mfr. Part No.:
CY8C4127AXI-S445
Manufacturer:
Infineon
Find similar products by selecting one or more attributes.
Select all

Brand

Infineon

Family Name

CY8C4100

Package Type

TQFP

Mounting Type

Surface Mount

Pin Count

64

Device Core

ARM Cortex M0

Data Bus Width

32bit

Program Memory Size

128 kB

Maximum Frequency

24MHz

RAM Size

16 kB

USB Channels

0

Number of PWM Units

1 x 16 bit

Number of SPI Channels

5

Typical Operating Supply Voltage

1.8 → 5.5 V

Number of UART Channels

5

Number of I2C Channels

5

Number of USART Channels

0

Number of CAN Channels

1

Length

14.05mm

Number of ADC Units

1

ADCs

2 x 10/12 bit

Maximum Operating Temperature

+85 °C

Maximum Number of Ethernet Channels

0

Minimum Operating Temperature

-40 °C

Number of Ethernet Channels

0

Instruction Set Architecture

Thumb-2

Number of PCI Channels

0

Program Memory Type

Flash

Pulse Width Modulation

1 (8 x 16 bit)

Dimensions

14.05 x 14.05 x 1.45mm

Width

14.05mm

Number of LIN Channels

0

Height

1.45mm

PSoC® 4 is a scalable and reconfigurable platform architecture for a family of programmable embedded system controllers with an Arm® Cortex®-M0 CPU. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSoC 4200_BL product family, based on this platform, is a combination of a microcontroller with an integrated Bluetooth Low Energy (BLE), also known as Bluetooth Smart, radio and subsystem (BLESS).

Four opamps with reconfigurable high-drive external and high-bandwidth internal drive, Comparator modes, and ADC input buffering capability Can operate in Deep Sleep mode.

Four programmable logic blocks called universal digital blocks, (UDBs), each with eight macrocells and data path

Cypress-provided peripheral component library, user-defined state machines, and Verilog input

Power Management:

Active mode: 1.7 mA at 3-MHz flash program execution

Deep Sleep mode: 1.5 μA with watch crystal oscillator

Related links